**Robert Chen** 

86266604

3/8/2020

# Objective:

The pipelined processor can be broken down into its original 5 components (instruction fetch, instruction decode, execution, memory, writeback) in addition to intermediary registers between each stage that allow for hazard detection and forwarding. Using this pipelined implementation shown in Figure I, instructions can be carried out without any dependencies on the value of other instructions and registers. The result of one component is frequently used as an input to at least one or more other components, with the values stored in a wire, so that new instructions can be loaded in as the previous instruction is still being processed in a further stage.



Figure I. Pipelined Processor Structure

## **Procedure:**

IF: For the instruction fetch unit, 2-bit muxes are used to determine the next pc based on whether a branch or jump should be taken or not. Once the next pc is determined, the Data\_Hazard input is checked where it returns the next pc if there is no data hazard, or returns the same unchanged pc if there is a data hazard. This is how the pc is "stalled" for one cycle to avoid a data hazard. Otherwise, the pc will just increment for pc+4 as normal and continue to the next instruction.

ID: For the instruction decode unit, the instruction is extracted through the control.v and register file units to know what operation to do and where to store the results. Output data from the memory-writeback unit is used as an input here to the register file. The control unit outputs are also checked against data hazard and control hazard from the forwarding unit to ensure that the values will only defined if there is no hazard.

EX: For the execution stage, the alu\_in2\_out output will get the value of the data in id\_ex\_reg2, the write\_back\_data, or the ex\_mem\_alu\_result depending on the forwarding condition. The alu\_result output will get the processed value of a and b, where a is either the data of id\_ex\_reg1, write\_back\_data, or ex\_mem\_alu\_result, and b is the immediate value from the instruction. The selections are based on the alu\_src output of control.v and the forwarding conditions.

Forwarding: For the forwarding unit, ForwardA and ForwardB can take values of 10 or 11, with 00 as default. These outputs are used in a 4-bit mux as a selector in the execution stage. Forwarding occurs when there is a potential data hazard.

WB: For the write back mux, the write\_back\_data (output) will be chosen between the alu result or the memory read data from the memory-writeback unit based on the mem-to-reg output. This result is displayed as the main result, and is also used again as an input to the decode stage.

Reg: For all intermediary registers between each stage, all the input wire data were concatenated into port d and outputted at port q. From there, the concatenated q output was extracted back into its individual wires to be used for the next stage. The individual output wires are named differently so that those data can be processed and the original wires can take on new values of the next instruction.

#### Simulation Results:

Testbench: (instructions 0-9)

```
// load to registers 1 to 10
                                                                              alu result in hex register content
                                                                                                                            mem content
                                                        // instruction
                                                                                                        r1 = 000000001
           rom[0] = 32'b100011000000000100000000000000; // r1 = mem[0]
000000
                                                                                                        r2 = 0 \text{fd} 76 \text{e} 10
           rom[1] = 32'bl00011000000001000000000000100; // r2 = mem[4]
                                                                                                        r3 = 0fd76e10
           rom[2] = 32'bl000110000000011000000000000100; // r3 = mem[4]
                                                                                                       r4 = 14333ffc
           rom[3] = 32'b100011000000010000000000001100; // r4 = mem[12]
                                                                                                        r5 = 321 fedcb
           rom[4] = 32'b1000110000000101000000000010000; // r5 = mem[16]
           rom[5] = 32'b100011000000011000000000010100; // r6 = mem[20]
                                                                                                       r6 = 800000000
                                                                                                        r7 = 9012fd65
           rom[6] = 32'b100011000000011100000000011000; // r7 = mem[24]
                                                                                                        r8 = abc00237
           rom[7] = 32'b100011000000100000000000011100; // r8 = mem[28]
           rom[8] = 32'b1000110000001001000000000100000; // r9 = mem[32]
                                                                                                         r9 = b54bc031
           rom[9] = 32'b100011000000101000000000100100; // r10 = mem[36]
                                                                                                         r10= c187a606
```

### Waveform Data:

In the waveforms below, the written result matches the register content from the instruction memory.





The waveforms below are for instructions 0-9 and show the inputs/outputs of other stages used to determine the resultant data.



### Testbench: (instructions 10-27)

```
// no dependency test, no jump
rom[10] = 32'b00100000110101111111111101100011; // andi ri1,r3,#ff63
rom[11] = 32'b000000000010011000000100111; // nor ri2,r1,r2
rom[12] = 32'b000000000010011010000010110; // slt ri3,r1,r2
                                                                                                    0fd76e00
                                                                                                                                r11= 0fd76e00
                                                                                                    f02891ee
                                                                                                                                r12= f02891ee
                                                                                                                                r13= 1
rom[14] = 32'b11
                      00000001000000111100101000010: // srl r15.r1.#5
                                                                                                                                r15= 0
                                                                                                    fe000000
                                                                                                                                r16= fe000000
rom[16] = 32'b00
                      00000010000111000100000100110; // xor r17,r2,r3
                                                                                                                                r17= 000000000
                                                                                                    00000000
rom[17] = 32'b0000000000010001001000000011000; // mult r17,r1,r2
rom[18] = 32'b000000000100000110010000011010; // div r19,r2,r1
                                                                                                    0fd76e10
                                                                                                    0fd76e10
                                                                                                                                r19= 0fd76e10
// store the result in memory rom[19] = 32'b10101100000001011000000000101100; // sw mem[r0+11] <= r11
                                                                                                                                                                mem[11]= Ofd76e00
rom[20] = 32'b1010110000001100000000000110000; // sw mem[r0+12] <= r12
rom[21] = 32'b101011000000110100000000110100; // sw mem[r0+13] <= r13
                                                                                                                                                                mem[12]= f02891ee
mem[13]= 1
                                                                                                                                                                mem[14]= 7ebb7080
mem[15]= 0
rom[22] = 32'b1010110000001110000000000111000; // sw mem[r0+14] <= r14
rom[23] = 32'b1010110000001111000000000111100; // sw mem[r0+15]
                                                                                                                                                                mem[16]= fe000000
40
                                                                                                                                                                mem[17]= 00000000
rom[26] = 32*b101011000001001000000000001001000: // sw mem[r0+18] <= r18
                                                                                                                                                                mem[18]= 0fd76e10
```

#### Waveform Data:

In the waveforms below, the written result matches the alu result from the instruction memory.





The waveforms below are for instructions 10-18 and show the inputs/outputs of other stages used to determine the resultant data. Similar data for instructions 19-27.





The correct result also displays for instructions beyond 27 and are not shown.

# Result Contradiction/Similarity:

The waveform below shows the content of the reg\_array.



```
if(uut.data_memory_unit.ram[11]==32'h0fd76e00) $display("NO DEPENDENCY ANDI
                                                                                                            failed!\n");
                                                                success!\n"); else $display("NO DEPENDENCY ANDI
if(uut.data_memory_unit.ram[12]==32'hf02891ee) $display("NO DEPENDENCY NOR
                                                                success!\n"); else $display("NO DEPENDENCY NOR
                                                                                                            failed!\n");
success!\n"); else $display("NO DEPENDENCY SLT
                                                                                                            failed!\n");
success!\n"); else $display("NO DEPENDENCY SLL
                                                                                                            failed!\n");
success!\n"); else $display("NO DEPENDENCY SRL
                                                                                                            failed!\n"):
if(uut.data_memory_unit.ram[16]==32'hfe000000) $display("NO DEPENDENCY SRA
                                                                success!\n"); else $display("NO DEPENDENCY SRA
                                                                                                            failed!\n");
if (uut.data memory unit.ram[17] == 32'h000000000) $display ("NO DEPENDENCY XOR
                                                                                                            failed!\n");
                                                                success!\n"); else $display("NO DEPENDENCY XOR
if (uut.data_memory_unit.ram[18] == 32'h0fd76e10) $display ("NO DEPENDENCY MULT
                                                                success!\n"); else $display("NO DEPENDENCY MULT
                                                                                                            failed!\n");
if (uut.data_memory_unit.ram[19] == 32'h0fd76e10) $display ("NO DEPENDENCY DIV
                                                                success!\n"); else $display("NO DEPENDENCY DIV
                                                                                                            failed!\n");
```

From the tb\_mips32 file, the test cases are checking if ram[11] = 0fd76e00, and so on. The reg\_array waveform above shows that I indeed have stored that value 0fd76e00 (also shown in result in previous waveforms) into reg[11], and so on.

I believe that the tb\_mips32 prints out failed cases because the data is being stored into the reg\_array instead of the ram, and so the reg\_read\_data comes out as 0 instead of the expected value. I believe all of the pipelined processor components are working and producing the correct result, but the result is being stored in a different place than the location that tb\_mips32 is checking.



From a previous waveform, I found that when reading and writing from memory, the address to write to is 7b and is writing the value 0fd76e10 to ram[7b] instead. It then reads ram[11] as 0 because the value was not stored in ram[11] but in reg\_array[11].